True Circuits Introduces the JSPICE™ Design Environment (JDE™) at the Design Automation Conference Will also Showcase High-performance PLL, DLL and DDR PHY IP

Who

True Circuits, Inc. (TCI), a leading provider of analog and mixed-signal intellectual property (IP) for the semiconductor, systems and electronics industries.  

What

At the 61st Design Automation Conference (DAC), TCI will introduce its powerful JSPICE™ Design Environment (JDE™) which has been used by True Circuits over the last 26 years to create complex analog and digital IP and will now be available to the public through a membership program. TCI will also showcase its complete line of high performance and general purpose analog and synthesizable PLL and DLL IP, as well as its innovative and flexible DDR PHY IP.

True Circuits will offer daily JDE presentations and demos highlighting the features and uses of this powerful design environment. JDE has been under continuous development and use by True Circuits for over 26 years to create complex analog and digital circuits from 250nm to 3nm. JDE greatly simplifies and expedites the process of designing and characterizing circuits by dramatically facilitating and enhancing the process of running simulations and interpreting their results. A JDE ecosystem will allow open collaboration between users, content creators and service providers that can help spur innovation and dramatically reduce design time. We are glad to discuss how interested users, whether individuals, students or employees of companies, can start benefitting from and contributing to JDE!

In addition to introducing JDE, TCI will also showcase its high performance, silicon proven DDR PHY with fully automatic training managed by a light weight special purpose processor, and remarkable physical flexibility to adapt to each customer’s die floorplan and package. The PHY supports LPDDR5, DDR4, LPDDR4, DDR3, and LPDDR3 protocols, and is available in a variety of TSMC processes from 40nm to 3nm. The availability of this silicon proven PHY means customers can now license a PHY with significant performance and features without all the implementation and timing closure hassles that are common with current DDR offerings. During the show, we will be giving short presentations and demos of our DDR PHY in action. This will be a great opportunity to ask questions and learn what makes a TCI DDR PHY hard macro one special piece of IP.

As always, we are happy to discuss your chip requirements and timing needs, and recommend the best analog or synthesizable PLL or DLL from our complete line of high performance and general purpose timing IP. These high quality, low-jitter PLL and DLL hard and soft macros are suited to a wide variety of interface standards and chip applications. They are pin-programmable, highly process tolerant, reusable and available for delivery in TSMC, GLOBALFOUNDRIES and UMC processes from 180nm to 3nm.  

When and Where

Moscone Convention Center, West Hall, San Francisco, CA

True Circuits Booth #1337

Monday - Wednesday, June 24-26, 10:00 AM to 6:00 PM

JDE™ Presentation Schedule

Monday June 24, 11:00 AM, 1:00 PM and 3:00 PM

Tuesday June 25, 11:00 AM, 1:00 PM and 3:00 PM

Wednesday June 26, 11:00 AM, 1:00 PM and 2:30 PM

Please register for a JDE™ presentation day and time and also become eligible for a cool prize at   www.truecircuits.com/jspice_dac2023_pres.html.  We will raffle a Beats headphone, Bose Bluetooth speaker or Fitbit fitness tracker at the end of each presentation!

If you would like a private JSPICE demo at DAC, please register at www.truecircuits.com/jspice_dac_demo.html.

Contacts

For more information about True Circuits' PLLs, DLLs, DDR PHYs and JDE™, please visit  www.truecircuits.com.

For more information about the Design Automation Conference, please visit  www.dac.com.

About JDE™

JDE is a powerful design environment developed and used by True Circuits over the last 26 years to create complex analog and digital circuits from 250nm to 4nm. It is a tightly integrated collection of tools and capabilities that greatly simplifies and expedites the process of designing and characterizing circuits in a standardized, centralized and repeatable way. JDE enables users to run massively parallel simulations, either locally or in the cloud, or both with unlimited JSPICE™ simulator licenses. JDE includes a measurement and data analysis environment that is packed with functions and reduces massive data into insightful information that builds intuition and encourages exploration. JDE incorporates text, processing code and scripts that move analog design into the realm of modern software. JDE moves layout from mostly hand-drawn to cell-based without losing the layout control needed for critical circuits.

JDE provides users extended input preprocessing, directed logic synthesis, Verilog A support, transient noise analysis, timing analysis, mixed-mode simulation, generalized waveform analysis, parametric simulation sweeps and optimization, parallel simulation job control, network process and cloud management, and data reduction and output processing. Characterization flows allow users to encapsulate all information needed to automatically and fully characterize a design and even generate reports. High-speed analog and digital designs can be deterministically placed and routed, allowing them to be process independent. JDE also provides a powerful mechanism for schematic-based electrical checks for use by users who want all of the advanced features of JDE without understanding any of the details. While JDE includes the JSPICE simulator with some features facilitated by the JSPICE language, it can work with any SPICE simulator.

About the JDE™ Ecosystem

JDE is intended to be an open design environment, easily accessible by a variety of users, from universities and businesses to individual designers, all providing content and services to make JDE the development environment of the future. The JDE ecosystem will allow open collaboration between users, content creators and service providers that can help spur innovation and dramatically reduce design time. A strong ecosystem can populate libraries with rich content including useful modules or complete designs, data analysis utilities, easily modified characterization scripts, and test suites for common protocols or applications. In addition to support and services from True Circuits, JDE users will also be able to draw on ecosystem service providers with the staffing and expertise to accelerate JDE adoption and ease-of-use. The future of semiconductors lies with universities that attract and train engineering talent and JDE is positioned to be their design environment of choice.  

About the JDE™ Membership Program

JDE is now available to users, whether individuals, students or employees of companies, who submit a membership application at http://www.truecircuits.com/jspice_beta.html. The application process will ask users to agree to the terms of the JDE membership program, including providing periodic feedback and participating in user forums. Users will be accepted by True Circuits, at its sole discretion, into the program for a selected period of time. Accepted users will be provided the JDE software suite, user guidelines, related documentation and a True Circuits point of contact for user support and feedback.

For more information about JDE, visit www.truecircuits.com/jspice.html.

About True Circuits Analog PLLs and DLLs
True Circuits offers a complete family of standardized and silicon-proven general purpose, clock generator, deskew, spread spectrum, IoT and Ultra PLLs, and multi-slave and multi-phase DLLs that spans nearly all performance points and features typically requested by ASIC, FPGA and SoC designers. These high quality, low-jitter PLL and DLL hard macros are suited to a wide variety of interface standards and chip applications. They are pin-programmable, highly process tolerant and reusable. They are also easy to integrate and are fully supported, so customers can reduce both design and silicon risks.

True Circuits PLLs support a wide range of frequencies, multiplication factors and functions over which they deliver optimal performance, avoiding the cost and complexity of licensing multiple point-solution PLLs or fiddling with digital PLLs. TCI’s PLLs are available with ring-oscillator and LC-tank architectures, fractional-N division and frequency spreading for EMI reduction. TCI's DLLs are available in multi-slave and multi-phase versions and different sizes and form factors. They delay a set of signals by precise and adjustable fractions of a reference clock cycle independent of voltage and temperature and are ideal for high-speed DDR and ONFI interface applications. Customized PLL and DLL solutions are also available for specialized chip applications.

1 | 2  Next Page »


Read the complete story ...
Featured Video
Jobs
GIS Specialist for Washington State Department of Natural Resources at Olympia, Washington
Business Development Manager for Berntsen International, Inc. at Madison, Wisconsin
Mechanical Manufacturing Engineering Manager for Google at Sunnyvale, California
Machine Learning Engineer 3D Geometry/ Multi-Modal for Autodesk at San Francisco, California
Senior Principal Mechanical Engineer for General Dynamics Mission Systems at Canonsburg, Pennsylvania
Mechanical Engineer 3 for Lam Research at Fremont, California
Upcoming Events
URISA GIS Leadership Academy at Embassy Suites Fort Worth Downtown 600 Commerce Street Fort Worth, TX - Nov 18 - 22, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering EDACafe - Electronic Design Automation TechJobsCafe - Technical Jobs and Resumes  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise