LogicVision Delivers New Embedded Boundary Scan Core Reuse Capability

SAN JOSE, Calif., April 2 /PRNewswire/ -- Enhancement Reduces Test Development Costs and Improves Time-To-Market

SAN JOSE, Calif., April 2 /PRNewswire-FirstCall/ -- LogicVision, Inc. (NASDAQ: LGVN), a leading provider of semiconductor built-in-self-test (BIST) and diagnostic solutions, today announced a solution that will increase the ease and efficiency in reusing a growing number of cores containing embedded I/Os. LogicVision's field proven BIST solutions have driven more efficient core reuse in hundreds of designs as they enable cores to be handed-off with test completely integrated. With new cores increasingly containing chip I/O circuitry and pads, LogicVision's new embedded boundary scan solution allows needed I/O DFT structures to be added directly into these cores rather than later at the top level during full chip integration. This new capability results from LogicVision's ongoing goal to meet developing industry test needs and is indeed key to maintaining reduced test development costs and faster time-to-market when using these new types of cores.

Chip I/O cells are being placed directly into cores in order to be closer to the logic they service. This approach typically results in significant physical design benefits including reduced signal routing and improved timing. LogicVision's new embedded boundary scan capability allows boundary scan cells to be integrated alongside their associated I/O cells directly within the core. Boundary scan cells can be added to any core at any hierarchical level within a design. The solution automates both the integration of the boundary scan cells and verification of the resulting boundary scan segment within the core. This not only maintains and extends the physical design benefits of placing I/O cells directly into cores, but also enables a more efficient core re-use methodology as all design and DFT sign-off activity can take place fully at the core level.

The embedded boundary scan capability is also fully integrated with LogicVision's ETLogic(TM) logic BIST solution and further simplifies the integration of logic BIST into cores containing embedded I/Os.

"Hierarchical designs with embedded I/Os are quickly becoming the norm," said Stephen Pateras, Vice-President of Marketing at LogicVision. "Our new embedded boundary scan capability represents the remaining component within our family of solutions needed to provide a fully hierarchical DFT flow."

The embedded boundary scan capability is immediately available and is included within the existing Custom option to LogicVision's ETBoundary(TM) product. The ETBoundary Custom option also provides support for the seamless integration and verification of I/O pads containing integrated boundary scan cells.

About LogicVision Inc.

LogicVision (NASDAQ: LGVN) provides a comprehensive set of proprietary built-in-self-test (BIST) technologies for achieving the highest quality silicon manufacturing test while reducing test costs for complex System-on-Chip devices. LogicVision's Dragonfly Test Platform(TM) enables integrated circuit designers to embed BIST functionality into a semiconductor design. This functionality is used during semiconductor production test and throughout the useful life of the chip. The complete Dragonfly Test Platform, including the ETCreate(TM), Silicon Insight(TM) and Yield Insight(TM) product families, improves profit margins by reducing device field returns and test costs, accelerating silicon bring-up times and shortening both time-to-market and time-to-yield. For more information on the company and its products, please visit the LogicVision website at www.logicvision.com.

FORWARD LOOKING STATEMENTS

Except for the historical information contained herein, the matters set forth in this press release, including statements as to the Company's outlook, interest for the Company's products, and successes in adoption of the Company's solutions, are forward-looking statements within the meaning of the Private Securities Litigation Reform Act of 1995. These forward-looking statements are subject to risks and uncertainties that could cause actual results to differ materially, including, but not limited to, the possibility that orders could be modified or cancelled, existing customer orders may not be renewed, the ability of the Company to negotiate and sign customer agreements and obtain purchase orders, trends in capital spending in the semiconductor industry, the timing and nature of customer orders, whether customers accept the Company's new and existing products, the impact of competitive products and alternative technological advances, and other risks detailed in LogicVision's Annual Report on Form 10-K for the year ended December 31, 2008 from time to time in LogicVision's SEC reports. These forward-looking statements speak only as of the date hereof. LogicVision disclaims any obligation to update these forward-looking statements.

Web site: http://www.logicvision.com/

Featured Video
Jobs
GIS Specialist for Washington State Department of Natural Resources at Olympia, Washington
Business Development Manager for Berntsen International, Inc. at Madison, Wisconsin
Manufacturing Test Engineer for Google at Prague, Czechia, Czech Republic
Mechanical Engineer 2 for Lam Research at Fremont, California
Senior Principal Software Engineer for Autodesk at San Francisco, California
Principal Engineer for Autodesk at San Francisco, California
Upcoming Events
URISA GIS Leadership Academy at Embassy Suites Fort Worth Downtown 600 Commerce Street Fort Worth, TX - Nov 18 - 22, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering EDACafe - Electronic Design Automation TechJobsCafe - Technical Jobs and Resumes  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise