eSilicon Addresses SoC Integration Issues At Inaugural IP Symposium

—(BUSINESS WIRE)—April 7, 2008— eSilicon Corporation:
WHAT:    eSilicon Corporation's Kalar Rajendiran will participate on a
         panel at the inaugural Intellectual Property Symposium,
         April 15, 2008 at the San Jose Fairmont Hotel. The event is a
         joint effort of EETimes, Semiconductor Insights and
         Portelligent, and will examine a number of business,
         technical and legal issues around the use of semiconductor IP
         in the development of complex chips.

         Mr. Rajendiran will join executives from Denali Software,
         Mentor Graphics and ST Microelectronics on the panel entitled
         "Silicon Subsystems: How to develop SoCs Faster and with
         Lower Risk." The panel will discuss what subsystems are and
         how they help successful SoC development.

         For more information on the IP Symposium, go to:
         http://www.eetimes.semiconductor.com/

WHEN:    April 15-16, 2008
         SoC Panel is Tuesday, April 15, 1:45-2:45 in the
         Hillsborough Room

WHERE:   Fairmont Hotel
         San Jose, California

WHO:     eSilicon, an industry-leading Value Chain Producer (VCP) for
         the semiconductor industry, provides a comprehensive suite of
         design, productization and manufacturing services, enabling a
         flexible, low-cost, lower-risk path to volume production. The
         company delivers chips to system OEMs and fabless
         semiconductor companies who serve a wide variety of markets
         including the consumer, computer, communications and
         industrial segments. For more information, visit
         
www.esilicon.com 


eSilicon is a registered trademark of eSilicon Corporation. Other trademarks are the property of their respective owners.

Contact:

eSilicon Corp., Sunnyvale, Calif.
Dmitry Lipkin, 408-616-4655
Email Contact
or
Wired Island PR
Mike Sottak, 408-876-4418
Email Contact

Featured Video
Jobs
Machine Learning Engineer 3D Geometry/ Multi-Modal for Autodesk at San Francisco, California
Equipment Engineer, Raxium for Google at Fremont, California
Principal Engineer for Autodesk at San Francisco, California
Mechanical Manufacturing Engineering Manager for Google at Sunnyvale, California
Mechanical Test Engineer, Platforms Infrastructure for Google at Mountain View, California
Senior Principal Mechanical Engineer for General Dynamics Mission Systems at Canonsburg, Pennsylvania
Upcoming Events
Intergeo 2024 at Messe Stuttgart Messepiazza 1 Stuttgart Germany - Sep 24 - 26, 2024
GIS-Pro 2024 at Portland ME - Oct 7 - 10, 2024
Geo Sessions 2024 at United States - Oct 22 - 24, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering EDACafe - Electronic Design Automation TechJobsCafe - Technical Jobs and Resumes  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise