Spirent and Synopsys Collaborate to Accelerate the Silicon Development Time-to-Market

New networking SoC test solution bridges the gap between pre-silicon and post-silicon verification

CALABASAS, Calif. — (BUSINESS WIRE) — September 1, 2021Spirent Communications plc (LSE: SPT), the leading provider of test, assurance and analytics solutions for next-generation devices and networks, today announced a collaboration with Synopsys to deliver a networking system-on-chip (SoC) verification solution to bridge the gap between pre- and post-silicon verification. The Spirent Chip Design Verification Solution speeds up the entire silicon development lifecycle and delivers significant cost savings by identifying and addressing issues in the IC design phase and before manufacturing starts. Combining network testing technology from the leading Ethernet test company with an industry-leading emulation system provides more accurate and faster verification for Ethernet SoCs.

Spirent’s TestCenter platform is a networking traffic generator, providing automated, scalable and accurate Ethernet test patterns, which are a necessity for networking ASIC and SoC verification engineers. It is tightly integrated with Synopsys ZeBu® Server, a leading emulation system, enabling pre-silicon SoC validation from 1G to 800G. The integration between the traffic generator and ZeBu Server is time-synced, which allows accurate and realistic Layer 2-3 traffic generation and real-time results analysis.

“Given our breadth of test solutions, we value partnering with EDA vendors to bridge the gap between pre- and post-silicon validation of next-generation networking products,” said Malathi Malla, Head of Go to Market Strategy and Operations of Cloud & IP at Spirent Communications. “Together with Synopsys, we are providing access to the latest Chip Design Verification solution that allows our customers to identify critical problems early in the design lifecycle and accelerate their time to market. Customers are able to simplify test complexity, reduce development time and assure that new products perform as expected.”

Leveraging the Spirent Chip Design Verification Solution in all phases of the chipset ecosystem provides:

  • Improved operational efficiency and flexibility using virtualized testbeds
  • Reduced complexity of network testing through actionable analytics and intuitive reporting
  • Automation and reusability of test configurations between pre- and post-silicon teams

“By collaborating with leaders in test solutions, we enable networking companies to optimize time-to-revenue for new networking SoCs,” said Susheel Tadikonda, vice president of Solutions Engineering in the Synopsys Verification Group. “We’re excited to collaborate with Spirent to deliver innovative and comprehensive virtual test solutions based on the high performance of ZeBu emulation systems and the Spirent TestCenter platform to perform pre- to post-silicon validation.”

For more information about accelerating chipset design and development, visit: www.spirent.com/accelerate-chipset-design-and-development.

About Spirent

Spirent Communications plc. (LSE: SPT) is the leading global provider of automated test and assurance solutions for networks, cybersecurity, and positioning. The company provides innovative products, services and managed solutions that address the test, assurance and automation challenges of a new generation of technologies, including 5G, SD-WAN, cloud, autonomous vehicles and beyond. From the lab to the real world, Spirent helps companies deliver on their promise to their customers of a new generation of connected devices and technologies. For more information, please visit www.spirent.com and follow us on LinkedIn, Twitter and Facebook.



Contact:

MEDIA:

Americas:
Sherri Walkenhorst
Connect Marketing
T: +1-801-373-7888
sherriw@connectmarketing.com

Asia Pacific:
Janet Peng
Spirent Communications
T: +86 (10) 823 30055 (x160)
janet.peng@spirent.com

EMEA:
Anne Harding
The Message Machine
T: +44-7887-682943
anne@themessagemachine.com

Featured Video
Jobs
Business Development Manager for Berntsen International, Inc. at Madison, Wisconsin
Business Technology Analyst for Surface Water Management at Everett, Washington
GIS Specialist for Washington State Department of Natural Resources at Olympia, Washington
Equipment Engineer, Raxium for Google at Fremont, California
Mechanical Engineer 2 for Lam Research at Fremont, California
Principal Engineer for Autodesk at San Francisco, California
Upcoming Events
Dimensions User Conference 2024 at The Venetian Resort Las Vegas NV - Nov 11 - 13, 2024
URISA GIS Leadership Academy at Embassy Suites Fort Worth Downtown 600 Commerce Street Fort Worth, TX - Nov 18 - 22, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering EDACafe - Electronic Design Automation TechJobsCafe - Technical Jobs and Resumes  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise