New performances specified for minimizing Power Regulator Capacitances

Grenoble, France – Reducing the cost of Bill-of-Material (BoM) remains SoC Integrators' vital challenge for IoT applications, while minimizing power consumption demands the acute complexity of mode control for Dynamic Voltage and Frequency "Stepping" (DVFS). 

External capacitors and their associated pins are the first target for BoM reduction, up to the ultimate solution provided by capless regulators

To avoid any risk on output voltage stability during current peaks, which may result in a performance degradation of the load, referring  to the maximum current surge only (Ipeak)  is  insufficient . Dolphin Integration thus  introduces the missing specification by launching the  innovative template needed for embedding low BoM regulators, down to pinless, namely the dynamic  Load Current Tolerance Template (LCT2). 

It enables users to improve the resulting Load Transient performance, which is the property of the  regulator and of the  load

For optimizing the pairing of regulator and load, an  Abacus for adapting the load capacitance with filler capacitors must be provided.

Besides this issue of load steady-state functioning, its start-up sequence must be secured beyond a mere Imax by complying with the dynamic  In-rush Current Tolerance Template (ICT2).
The need of both LCT2 and ICT2 is acute:

  • to secure the  efficiency of regulators beyond guess-work
  • to optimize a  capless regulator for the load internal capacitance
  • to enable parallel development of loads and regulators with  template budgets
  • to make good use of the needed  abacus for optimizing the overall Load Transient performance.

The LCT2 is a must in the specification of any regulator, as well as the ICT2, such as specified for the  iLR-LaDiable

Overall, Dolphin Integration empowers SoC integrators to embed and to optimize the whole power network with its complete offering of  regulators, compliant with the  DELTA Standard.

Featured Video
Jobs
Mechanical Test Engineer, Platforms Infrastructure for Google at Mountain View, California
Principal Engineer for Autodesk at San Francisco, California
Senior Principal Mechanical Engineer for General Dynamics Mission Systems at Canonsburg, Pennsylvania
Machine Learning Engineer 3D Geometry/ Multi-Modal for Autodesk at San Francisco, California
Mechanical Manufacturing Engineering Manager for Google at Sunnyvale, California
Senior Principal Software Engineer for Autodesk at San Francisco, California
Upcoming Events
Intergeo 2024 at Messe Stuttgart Messepiazza 1 Stuttgart Germany - Sep 24 - 26, 2024
GIS-Pro 2024 at Portland ME - Oct 7 - 10, 2024
Geo Sessions 2024 at United States - Oct 22 - 24, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering EDACafe - Electronic Design Automation TechJobsCafe - Technical Jobs and Resumes  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise