Rambus Advances AI/ML Performance with 8.4 Gbps HBM3-Ready Memory Subsystem
[ Back ]   [ More News ]   [ Home ]
Rambus Advances AI/ML Performance with 8.4 Gbps HBM3-Ready Memory Subsystem

Highlights:

SAN JOSE, Calif., Aug. 16, 2021 — (PRNewswire) — Rambus Inc. (NASDAQ: RMBS), a premier chip and silicon IP provider making data faster and safer, today announced the Rambus HBM3-ready memory interface subsystem consisting of a fully-integrated PHY and digital controller. Supporting breakthrough data rates of up to 8.4 Gbps, the solution can deliver over a terabyte per second of bandwidth, more than double that of high-end HBM2E memory subsystems. With a market-leading position in HBM2/2E memory interface deployments, Rambus is ideally suited to enable customers' implementations of accelerators using next-generation HBM3 memory.

"The memory bandwidth requirements of AI/ML training are insatiable with leading-edge training models now surpassing billions of parameters," said Soo Kyoum Kim, associate vice president, Memory Semiconductors at IDC. "The Rambus HBM3-ready memory subsystem raises the bar for performance enabling state-of-the-art AI/ML and HPC applications."

Rambus achieves HBM3 operation of up to 8.4 Gbps leveraging over 30 years of high-speed signaling expertise, and a strong history of 2.5D memory system architecture design and enablement. In addition to the fully-integrated HBM3-ready memory subsystem, Rambus provides its customers with interposer and package reference designs to speed their products to market.

"With the performance achieved by our HBM3-ready memory subsystem, designers can deliver the bandwidth needed by the most demanding designs," said Matt Jones, general manager of Interface IP at Rambus. "Our fully-integrated PHY and digital controller solution builds on our broad installed base of HBM2 customer deployments and is backed by a full suite of support services to ensure first-time right implementations for mission-critical AI/ML designs."

Benefits of the Rambus HBM3-ready Memory Interface Subsystem:

For more information on the Rambus Interface IP, including our PHYs and Controllers, please visit  rambus.com/interface-ip.

Follow Rambus:
Company website:  rambus.com
Rambus blog:  rambus.com/blog
Twitter:  @rambusinc
LinkedIn:  www.linkedin.com/company/rambus
Facebook:  www.facebook.com/RambusInc 

About Rambus Inc.
Rambus is a provider of industry-leading chips and silicon IP making data faster and safer. With over 30 years of advanced semiconductor experience, we are a pioneer in high-performance memory subsystems that solve the bottleneck between memory and processing for data-intensive systems. Whether in the cloud, at the edge or in your hand, real-time and immersive applications depend on data throughput and integrity. Rambus products and innovations deliver the increased bandwidth, capacity and security required to meet the world's data needs and drive ever-greater end-user experiences. For more information, visit  rambus.com

Press Contact:
Cori Pasinetti
Rambus Corporate Communications
t: (650) 309-6226
cpasinetti@rambus.com

 

Cision View original content to download multimedia: https://www.prnewswire.com/news-releases/rambus-advances-aiml-performance-with-8-4-gbps-hbm3-ready-memory-subsystem-301356068.html

SOURCE Rambus Inc.

Contact:
Company Name: Rambus Inc.
Web: https://www.rambus.com/
Financial data for Rambus Inc.