Synopsys and Samsung Foundry Boost Power, Performance and Area for Modern SoCs on Samsung's SF2 Process

SUNNYVALE, Calif., June 28, 2023 — (PRNewswire) —  Responding to significant market growth in high-performance computing, AI, mobile and automotive applications, Synopsys, Inc. (Nasdaq: SNPS) today announces a collaboration with Samsung to develop optimized digital and custom design flows on Samsung Foundry's SF2 process. This collaboration builds on the success of Synopsys' certified digital and custom design flows for Samsung Foundry's SF3 process. The significant investment by Synopsys across the Synopsys.ai™ full stack AI-driven EDA suite allows mutual customers to accelerate advanced process designs, further differentiate their SoCs and speed time to market. In addition, with Synopsys AI-driven Design Technology Co-Optimization solution, a catalyst for rapid node bring-up, Samsung test cases consistently outperformed power, performance and area (PPA) goals for its advanced process compared to optimization without the use of AI.

"The demand for ever-better PPA and energy efficiency is non-stop as we address compute-intensive workloads for mobile, high-performance computing and AI applications," said Sanjay Bali, vice president of Product Management and Strategy for the EDA Group at Synopsys. "Through our decades-long EDA and IP partnership, Synopsys and Samsung Foundry have enabled our mutual customers to design differentiated products, while achieving compelling PPA advantages on Samsung Foundry's advanced technologies."

"Samsung Foundry's optimized SF2 and SF3 GAA technology pushes the performance limits of FinFETs, delivering compelling PPA improvements for advanced system-on-chip (SoC) designs," said Sangyun Kim, vice president of Foundry Design Technology Team at Samsung Electronics. "The strong collaboration with Synopsys on certified digital and custom design flows, powered by Synopsys.ai, helps mutual customers achieve the best quality-of-results and accelerates node migration for digital and analog designs on Samsung advanced processes."

Generating More from Moore's Law
As more challenging workloads put greater demands on chips, designers must stretch the limits of Moore's law to achieve iteratively better silicon outcomes. Aggressive schedule and budget considerations are adding to the pressure.

The Synopsys EDA digital and custom design flows have been certified on Samsung Foundry's advanced processes, with interoperable process design kits (iPDKs), Fusion QuickStart Implementation Kits, and Custom QuickStart Kits delivering proven methodologies for higher quality and fast turnaround times. In addition, the Synopsys.ai AI-driven EDA suite boosts productivity and enables rapid migration of digital and analog designs across Samsung process nodes.

Availability
Synopsys digital and custom design technology are available now for Samsung Foundry's 3nm GAA technology.

Additional Resources

About Synopsys
Synopsys, Inc. (Nasdaq: SNPS) is the Silicon to Software™ partner for innovative companies developing the electronic products and software applications we rely on every day. As an S&P 500 company, Synopsys has a long history of being a global leader in electronic design automation (EDA) and semiconductor IP and offers the industry's broadest portfolio of application security testing tools and services. Whether you're a system-on-chip (SoC) designer creating advanced semiconductors, or a software developer writing more secure, high-quality code, Synopsys has the solutions needed to deliver innovative products. Learn more at  www.synopsys.com

Editorial Contacts:

Jim Brady 
Synopsys, Inc. 
(408) 482-4719
Email Contact

Kelli Wheeler
Synopsys, Inc.
(518) 248-0780
Email Contact

 

Cision View original content: https://www.prnewswire.com/news-releases/synopsys-and-samsung-foundry-boost-power-performance-and-area-for-modern-socs-on-samsungs-sf2-process-301865410.html

SOURCE Synopsys, Inc.

Contact:
Company Name: Synopsys, Inc., Samsung
Financial data for Synopsys, Inc., Samsung

Featured Video
Jobs
Mechanical Manufacturing Engineering Manager for Google at Sunnyvale, California
Machine Learning Engineer 3D Geometry/ Multi-Modal for Autodesk at San Francisco, California
Senior Principal Mechanical Engineer for General Dynamics Mission Systems at Canonsburg, Pennsylvania
Equipment Engineer, Raxium for Google at Fremont, California
Principal Engineer for Autodesk at San Francisco, California
Mechanical Test Engineer, Platforms Infrastructure for Google at Mountain View, California
Upcoming Events
Intergeo 2024 at Messe Stuttgart Messepiazza 1 Stuttgart Germany - Sep 24 - 26, 2024
GIS-Pro 2024 at Portland ME - Oct 7 - 10, 2024
Geo Sessions 2024 at United States - Oct 22 - 24, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering EDACafe - Electronic Design Automation TechJobsCafe - Technical Jobs and Resumes  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise